Home            Contact us            FAQs
    
      Journal Home      |      Aim & Scope     |     Author(s) Information      |      Editorial Board      |      MSP Download Statistics

     Research Journal of Applied Sciences, Engineering and Technology

    Abstract
2015(Vol.9, Issue:1)
Article Information:

Low Power and Efficient Dadda Multiplier

S. Ravi, Govind Shaji Nair, Rajeev Narayan and Harish M. Kittur
Corresponding Author:  S. Ravi 
Submitted: July ‎07, ‎2014
Accepted: November ‎13, ‎2014
Published: January 05, 2015
Abstract:
In this study an area optimized Dadda multiplier with a data aware Brent Kung adder in the final addition stage of the Dadda algorithm for improved efficiency has been described in 45 nm technology. Currently the trend is to shift towards low area designs due to the increasing cost of scaled CMOS. An area reduced full adder is the key component in our design. It uses lesser number of gates than conventional design and hence lesser area and delay. The data aware Brent Kung adder in the final addition stage helps in reducing dynamic power as it reduces switching activity depending on the inputs. We have compared the results to the existing benchmark designs and our experimental results show that we have been capable of reducing the area by 13.011% and total power by 26.1% with only a slight increase in the delay.

Key words:  Brent Kung adder, dadda multiplier, data aware, low area, , ,
Abstract PDF HTML
Cite this Reference:
S. Ravi, Govind Shaji Nair, Rajeev Narayan and Harish M. Kittur, . Low Power and Efficient Dadda Multiplier. Research Journal of Applied Sciences, Engineering and Technology, (1): 53-57.
ISSN (Online):  2040-7467
ISSN (Print):   2040-7459
Submit Manuscript
   Information
   Sales & Services
Home   |  Contact us   |  About us   |  Privacy Policy
Copyright © 2024. MAXWELL Scientific Publication Corp., All rights reserved