Abstract
|
Article Information:
Design of Low Power and Area Efficient New Reconfigurable FIR Filter using PSM and Shift and Add Method
G.O. Jijina, V. Ranganathan and R. Kalavathy
Corresponding Author: G.O. Jijina
Submitted: August 14, 2014
Accepted: October 17, 2014
Published: December 25, 2014 |
Abstract:
|
This study presents an architectural approach to the design of Low power and area efficient reconfigurable Finite Impulse Response (FIR) filter. FIR digital filters are used in DSP by the virtue of its, linear phase, fewer finite precision error, stability and efficient implementation. The proposed architectures implemented by using carry save adder, it offer Low power and area reductions and compared to the best existing reconfigurable FIR filter implementations in the literature and the proposed architectures have been implemented and tested on Spartan-3 xc3s200-5pq208 Field-Programmable Gate Array (FPGA) and synthesized.
Key words: Channelizer, CSA, FIR filter, high speed filter, reconfigurability, ,
|
Abstract
|
PDF
|
HTML |
|
Cite this Reference:
G.O. Jijina, V. Ranganathan and R. Kalavathy, . Design of Low Power and Area Efficient New Reconfigurable FIR Filter using PSM and Shift and Add Method. Research Journal of Applied Sciences, Engineering and Technology, (24): 2416-2421.
|
|
|
|
|
ISSN (Online): 2040-7467
ISSN (Print): 2040-7459 |
|
Information |
|
|
|
Sales & Services |
|
|
|